verilator/test_regress/t/t_interface_find.v
2024-12-02 07:20:40 -05:00

44 lines
898 B
Systemverilog

// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2013 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0
// Auto-resolved by t_interface_find_ifc.v
// interface t_interface_find_ifc;
module t (/*AUTOARG*/
// Inputs
clk
);
input clk;
integer cyc=1;
t_interface_find_ifc itop();
sub c1 (.isub(itop),
.i_value(4'h4));
always @ (posedge clk) begin
cyc <= cyc + 1;
if (cyc==20) begin
if (c1.i_value != 4) $stop; // 'Normal' crossref just for comparison
if (itop.value != 4) $stop;
$write("*-* All Finished *-*\n");
$finish;
end
end
endmodule
module sub
(
t_interface_find_ifc isub,
input logic [3:0] i_value
);
always @* begin
isub.value = i_value;
end
endmodule : sub