verilator/examples/make_tracing_sc/sc_main.cpp

139 lines
3.9 KiB
C++
Raw Normal View History

// -*- SystemC -*-
// DESCRIPTION: Verilator Example: Top level main for invoking SystemC model
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2017 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0
//======================================================================
// SystemC global header
#include <systemc.h>
// Include common routines
#include <verilated.h>
#if VM_TRACE
#include <verilated_vcd_sc.h>
#endif
#include <sys/stat.h> // mkdir
// Include model header, generated from Verilating "top.v"
#include "Vtop.h"
int sc_main(int argc, char* argv[]) {
2019-10-06 14:32:49 +00:00
// This is a more complicated example, please also see the simpler examples/make_hello_c.
// Prevent unused variable warnings
2020-06-02 03:16:02 +00:00
if (false && argc && argv) {}
// Set debug level, 0 is off, 9 is highest presently used
2019-03-02 01:14:48 +00:00
// May be overridden by commandArgs
Verilated::debug(0);
// Randomization reset policy
2019-03-02 01:14:48 +00:00
// May be overridden by commandArgs
Verilated::randReset(2);
2019-03-02 01:14:48 +00:00
// Pass arguments so Verilated code can see them, e.g. $value$plusargs
// This needs to be called before you create any model
Verilated::commandArgs(argc, argv);
2020-03-02 02:39:23 +00:00
// Create logs/ directory in case we have traces to put under it
Verilated::mkdir("logs");
// General logfile
ios::sync_with_stdio();
// Define clocks
sc_clock clk("clk", 10, SC_NS, 0.5, 3, SC_NS, true);
sc_clock fastclk("fastclk", 2, SC_NS, 0.5, 2, SC_NS, true);
// Define interconnect
sc_signal<bool> reset_l;
sc_signal<vluint32_t> in_small;
sc_signal<vluint64_t> in_quad;
sc_signal<sc_bv<70> > in_wide;
sc_signal<vluint32_t> out_small;
sc_signal<vluint64_t> out_quad;
sc_signal<sc_bv<70> > out_wide;
// Construct the Verilated model, from inside Vtop.h
Vtop* top = new Vtop("top");
// Attach signals to the model
top->clk(clk);
top->fastclk(fastclk);
top->reset_l(reset_l);
top->in_small(in_small);
top->in_quad(in_quad);
top->in_wide(in_wide);
top->out_small(out_small);
top->out_quad(out_quad);
top->out_wide(out_wide);
#if VM_TRACE
// Before any evaluation, need to know to calculate those signals only used for tracing
Verilated::traceEverOn(true);
#endif
// You must do one evaluation before enabling waves, in order to allow
// SystemC to interconnect everything for testing.
2020-04-08 00:55:47 +00:00
sc_start(1, SC_NS);
#if VM_TRACE
2017-11-05 11:51:29 +00:00
// If verilator was invoked with --trace argument,
// and if at run time passed the +trace argument, turn on tracing
VerilatedVcdSc* tfp = nullptr;
2017-11-05 11:51:29 +00:00
const char* flag = Verilated::commandArgsPlusMatch("trace");
if (flag && 0 == strcmp(flag, "+trace")) {
2017-11-05 11:51:29 +00:00
cout << "Enabling waves into logs/vlt_dump.vcd...\n";
tfp = new VerilatedVcdSc;
2018-12-06 01:14:22 +00:00
top->trace(tfp, 99); // Trace 99 levels of hierarchy
2018-08-27 22:07:52 +00:00
Verilated::mkdir("logs");
tfp->open("logs/vlt_dump.vcd");
2017-11-05 11:51:29 +00:00
}
#endif
// Simulate until $finish
while (!Verilated::gotFinish()) {
#if VM_TRACE
// Flush the wave files each cycle so we can immediately see the output
// Don't do this in "real" programs, do it in an abort() handler instead
if (tfp) tfp->flush();
#endif
// Apply inputs
if (sc_time_stamp() > sc_time(1, SC_NS) && sc_time_stamp() < sc_time(10, SC_NS)) {
reset_l = !1; // Assert reset
2020-04-08 00:55:47 +00:00
} else {
reset_l = !0; // Deassert reset
}
// Simulate 1ns
2020-04-08 00:55:47 +00:00
sc_start(1, SC_NS);
}
// Final model cleanup
top->final();
// Close trace if opened
#if VM_TRACE
if (tfp) {
tfp->close();
tfp = nullptr;
}
#endif
// Coverage analysis (since test passed)
#if VM_COVERAGE
2018-08-27 22:07:52 +00:00
Verilated::mkdir("logs");
2015-08-12 23:18:58 +00:00
VerilatedCov::write("logs/coverage.dat");
#endif
// Destroy model
delete top;
top = nullptr;
// Fin
return 0;
}