verilator/docs
Geza Lore 599d23697d
IEEE compliant scheduler (#3384)
This is a major re-design of the way code is scheduled in Verilator,
with the goal of properly supporting the Active and NBA regions of the
SystemVerilog scheduling model, as defined in IEEE 1800-2017 chapter 4.

With this change, all internally generated clocks should simulate
correctly, and there should be no more need for the `clock_enable` and
`clocker` attributes for correctness in the absence of Verilator
generated library models (`--lib-create`).

Details of the new scheduling model and algorithm are provided in
docs/internals.rst.

Implements #3278
2022-05-15 16:03:32 +01:00
..
_static
bin
gen IEEE compliant scheduler (#3384) 2022-05-15 16:03:32 +01:00
guide IEEE compliant scheduler (#3384) 2022-05-15 16:03:32 +01:00
.gitignore Spelling fixes. 2022-05-14 16:12:57 -04:00
CONTRIBUTING.rst
CONTRIBUTORS Fix cmake rules to support higher-level targest (#3377) (#3386). 2022-05-11 21:33:05 -04:00
internals.rst IEEE compliant scheduler (#3384) 2022-05-15 16:03:32 +01:00
Makefile Spelling fixes. 2022-05-14 16:12:57 -04:00
spelling.txt Spelling fixes. 2022-05-14 16:12:57 -04:00
verilated.dox
xml.rst