mirror of
https://github.com/verilator/verilator.git
synced 2025-01-07 15:17:36 +00:00
599d23697d
This is a major re-design of the way code is scheduled in Verilator, with the goal of properly supporting the Active and NBA regions of the SystemVerilog scheduling model, as defined in IEEE 1800-2017 chapter 4. With this change, all internally generated clocks should simulate correctly, and there should be no more need for the `clock_enable` and `clocker` attributes for correctness in the absence of Verilator generated library models (`--lib-create`). Details of the new scheduling model and algorithm are provided in docs/internals.rst. Implements #3278
12 lines
777 B
Plaintext
12 lines
777 B
Plaintext
%Warning-UNOPTFLAT: t/t_unopt_combo.v:23:25: Signal unoptimizable: Circular combinational logic: 't.b'
|
|
23 | wire [31:0] b;
|
|
| ^
|
|
... For warning description see https://verilator.org/warn/UNOPTFLAT?v=latest
|
|
... Use "/* verilator lint_off UNOPTFLAT */" and lint_on around source to disable this message.
|
|
t/t_unopt_combo.v:23:25: Example path: t.b
|
|
t/t_unopt_combo.v:124:4: Example path: ALWAYS
|
|
t/t_unopt_combo.v:24:25: Example path: t.c
|
|
t/t_unopt_combo.v:81:4: Example path: ALWAYS
|
|
t/t_unopt_combo.v:23:25: Example path: t.b
|
|
%Error: Exiting due to
|