mirror of
https://github.com/verilator/verilator.git
synced 2025-01-07 23:27:48 +00:00
81 lines
736 B
Plaintext
81 lines
736 B
Plaintext
$version Generated by VerilatedVcd $end
|
|
$date Tue Nov 22 16:48:14 2022 $end
|
|
$timescale 1ps $end
|
|
|
|
$scope module TOP $end
|
|
$scope module t $end
|
|
$var wire 32 + CLK_HALF_PERIOD [31:0] $end
|
|
$var wire 32 * CLK_PERIOD [31:0] $end
|
|
$var wire 1 $ a $end
|
|
$var wire 1 % b $end
|
|
$var wire 1 & c $end
|
|
$var wire 1 ) clk $end
|
|
$var wire 1 ' d $end
|
|
$var event 1 ( ev $end
|
|
$var wire 1 # rst $end
|
|
$upscope $end
|
|
$upscope $end
|
|
$enddefinitions $end
|
|
|
|
|
|
#0
|
|
1#
|
|
0$
|
|
0%
|
|
0&
|
|
0'
|
|
0)
|
|
b00000000000000000000000000001010 *
|
|
b00000000000000000000000000000101 +
|
|
#5
|
|
1)
|
|
#10
|
|
0#
|
|
1%
|
|
1(
|
|
0)
|
|
#15
|
|
1)
|
|
#20
|
|
1(
|
|
0)
|
|
#25
|
|
1)
|
|
#30
|
|
0)
|
|
#35
|
|
1)
|
|
#40
|
|
0)
|
|
#45
|
|
1)
|
|
#50
|
|
0)
|
|
#55
|
|
1)
|
|
#60
|
|
0)
|
|
#65
|
|
1)
|
|
#70
|
|
0)
|
|
#75
|
|
1)
|
|
#80
|
|
0)
|
|
#85
|
|
1)
|
|
#90
|
|
0)
|
|
#95
|
|
1)
|
|
#100
|
|
0)
|
|
#105
|
|
1)
|
|
#110
|
|
1#
|
|
0%
|
|
1(
|
|
0)
|