mirror of
https://github.com/verilator/verilator.git
synced 2025-01-19 12:54:02 +00:00
87ac61140d
Signed-off-by: Ryszard Rozak <rrozak@antmicro.com>
51 lines
1.3 KiB
Systemverilog
51 lines
1.3 KiB
Systemverilog
// DESCRIPTION: Verilator: Verilog Test module
|
|
//
|
|
// This file ONLY is placed under the Creative Commons Public Domain, for
|
|
// any use, without warranty, 2024 by Antmicro Ltd.
|
|
// SPDX-License-Identifier: CC0-1.0
|
|
|
|
`define check_rand(cl, field, cond) \
|
|
begin \
|
|
longint prev_result; \
|
|
int ok = 0; \
|
|
if (!bit'(cl.randomize())) $stop; \
|
|
prev_result = longint'(field); \
|
|
if (!(cond)) $stop; \
|
|
repeat(9) begin \
|
|
longint result; \
|
|
if (!bit'(cl.randomize())) $stop; \
|
|
result = longint'(field); \
|
|
if (!(cond)) $stop; \
|
|
if (result != prev_result) ok = 1; \
|
|
prev_result = result; \
|
|
end \
|
|
if (ok != 1) $stop; \
|
|
end
|
|
|
|
class C;
|
|
rand int x, y, z, w;
|
|
int que[$] = '{3, 4, 5};
|
|
int arr[3] = '{5, 6, 7};
|
|
constraint distrib {
|
|
x dist { [1:3] := 0, [5:6], [9:15] :/ 0 };
|
|
y dist { [1:3] := 0, 5, 6 := 8, [9:15] :/ 0 };
|
|
x < 20;
|
|
};
|
|
constraint distinside {
|
|
z dist {que};
|
|
w dist {arr};
|
|
};
|
|
endclass
|
|
|
|
module t;
|
|
initial begin
|
|
C c = new;
|
|
`check_rand(c, c.x, 5 <= c.x && c.x <= 6);
|
|
`check_rand(c, c.y, 5 <= c.y && c.y <= 6);
|
|
`check_rand(c, c.z, 3 <= c.z && c.z <= 5);
|
|
`check_rand(c, c.w, 5 <= c.w && c.w <= 7);
|
|
$write("*-* All Finished *-*\n");
|
|
$finish;
|
|
end
|
|
endmodule
|