verilator/bin
Geza Lore 599d23697d
IEEE compliant scheduler (#3384)
This is a major re-design of the way code is scheduled in Verilator,
with the goal of properly supporting the Active and NBA regions of the
SystemVerilog scheduling model, as defined in IEEE 1800-2017 chapter 4.

With this change, all internally generated clocks should simulate
correctly, and there should be no more need for the `clock_enable` and
`clocker` attributes for correctness in the absence of Verilator
generated library models (`--lib-create`).

Details of the new scheduling model and algorithm are provided in
docs/internals.rst.

Implements #3278
2022-05-15 16:03:32 +01:00
..
verilator IEEE compliant scheduler (#3384) 2022-05-15 16:03:32 +01:00
verilator_ccache_report Copyright year update. 2022-01-01 08:26:40 -05:00
verilator_coverage Copyright year update. 2022-01-01 08:26:40 -05:00
verilator_difftree Fix error if file not found 2022-02-09 21:56:22 -05:00
verilator_gantt Improve run-time profiling 2022-03-27 15:57:30 +02:00
verilator_includer Copyright year update. 2022-01-01 08:26:40 -05:00
verilator_profcfunc Copyright year update. 2022-01-01 08:26:40 -05:00