verilator/test_regress/t/t_with.v

43 lines
1.1 KiB
Systemverilog
Raw Normal View History

2020-06-06 15:11:23 +00:00
// DESCRIPTION: Verilator: Verilog Test module for SystemVerilog 'alias'
//
// Simple bi-directional alias test.
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2020 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0
module t (/*AUTOARG*/);
initial begin
int tofind;
int aliases[$];
int found[$];
int id;
int i;
2020-06-06 15:11:23 +00:00
aliases = '{ 1, 4, 6, 8};
tofind = 6;
found = aliases.find with (item == 1);
found = aliases.find(j) with (j == tofind);
2020-06-06 15:11:23 +00:00
// And as function
aliases.find(i) with (i == tofind);
2020-06-06 15:11:23 +00:00
// No parenthesis
found = aliases.find with (item == i);
aliases.find with (item == i);
// Unique (array method)
id = 4;
found = aliases.find with (id);
found = aliases.find() with (item == id);
found = aliases.find(i) with (i == id);
i = aliases.or(v) with (v);
i = aliases.and(v) with (v);
i = aliases.xor(v) with (v);
$write("*-* All Finished *-*\n");
$finish;
2020-06-06 15:11:23 +00:00
end
endmodule