mirror of
https://github.com/verilator/verilator.git
synced 2025-01-09 16:17:36 +00:00
26 lines
879 B
Coq
26 lines
879 B
Coq
|
// $Id$
|
||
|
// DESCRIPTION: Verilator: Verilog Test module
|
||
|
// simplistic example, should choose 1st conditional generate and assign straight through
|
||
|
// the tool also compiles the special case and determines an error (replication value is 0)
|
||
|
//
|
||
|
// This file ONLY is placed into the Public Domain, for any use,
|
||
|
// without warranty.
|
||
|
`timescale 1ns / 1ps
|
||
|
|
||
|
module t(data_i, data_o);
|
||
|
parameter op_bits = 32;
|
||
|
input [op_bits -1:0] data_i;
|
||
|
output [31:0] data_o;
|
||
|
|
||
|
//simplistic example, should choose 1st conditional generate and assign straight through
|
||
|
//the tool also compiles the special case and determines an error (replication value is 0
|
||
|
generate
|
||
|
if (op_bits == 32) begin : general_case
|
||
|
assign data_o = data_i;
|
||
|
end
|
||
|
else begin : special_case
|
||
|
assign data_o = {{(32 -op_bits){1'b0}},data_i};
|
||
|
end
|
||
|
endgenerate
|
||
|
endmodule
|