verilator/test_regress/t/t_lint_unused_bad.v

55 lines
1.2 KiB
Systemverilog
Raw Normal View History

2010-12-29 13:06:05 +00:00
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2010 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0
2010-12-29 13:06:05 +00:00
module t (/*AUTOARG*/);
2010-12-29 13:06:05 +00:00
sub sub ();
endmodule
module sub;
wire pub /*verilator public*/; // Ignore publics
wire [5:0] assunu1 = 0; // Assigned but unused
wire [3:0] assunub2 = 0; // Assigned but bit 2 unused
wire [15:10] udrb2; // [14:13,11] is undriven
assign udrb2[15] = 0;
assign udrb2[12] = 0;
assign udrb2[10] = 0;
2017-09-11 23:18:58 +00:00
2010-12-29 13:06:05 +00:00
wire unu3; // Totally unused
2010-12-30 00:59:07 +00:00
wire [3:0] mixed; // [3] unused & undr, [2] unused, [1] undr, [0] ok
assign mixed[2] = 0;
assign mixed[0] = 0;
2020-09-19 01:27:36 +00:00
wire [2:0] cmdln_off; // Suppressed by command line
assign cmdln_off = 0;
2010-12-29 13:06:05 +00:00
localparam THREE = 3;
parameter UNUSED_P = 1;
localparam UNUSED_LP = 2;
genvar unused_gv;
genvar ok_gv;
2010-12-29 13:06:05 +00:00
initial begin
if (0 && assunu1[0] != 0 && udrb2 != 0) begin end
if (0 && assunub2[THREE] && assunub2[1:0]!=0) begin end
2010-12-30 00:59:07 +00:00
if (0 && mixed[1:0] != 0) begin end
2010-12-29 13:06:05 +00:00
end
generate
if (0)
for (ok_gv = 0; ok_gv < 1; ++ok_gv) begin end
endgenerate
2010-12-29 13:06:05 +00:00
endmodule