forked from github/verilator
140 lines
3.2 KiB
Systemverilog
140 lines
3.2 KiB
Systemverilog
// DESCRIPTION: Verilator: Verilog Test for short-circuiting in generate "if"
|
|
//
|
|
// The given generate loops should only access valid bits of mask, since that
|
|
// is defined by SIZE. However since the loop range is larger, this only works
|
|
// if short-circuited evaluation of the generate loop is in place.
|
|
|
|
// This file ONLY is placed into the Public Domain, for any use, without
|
|
// warranty, 2012 by Jeremy Bennett.
|
|
// SPDX-License-Identifier: CC0-1.0
|
|
|
|
`define MAX_SIZE 4
|
|
|
|
|
|
module t (/*AUTOARG*/
|
|
// Inputs
|
|
clk
|
|
);
|
|
input clk;
|
|
|
|
// Set the parameters, so that we use a size less than MAX_SIZE
|
|
test_gen
|
|
#(.SIZE (2),
|
|
.MASK (2'b11))
|
|
i_test_gen (.clk (clk));
|
|
|
|
// This is only a compilation test, but for good measure we do one clock
|
|
// cycle.
|
|
integer count;
|
|
|
|
initial begin
|
|
count = 0;
|
|
end
|
|
|
|
always @(posedge clk) begin
|
|
if (count == 1) begin
|
|
$write("*-* All Finished *-*\n");
|
|
$finish;
|
|
end
|
|
else begin
|
|
count = count + 1;
|
|
end
|
|
end
|
|
|
|
endmodule // t
|
|
|
|
|
|
module test_gen
|
|
|
|
#( parameter
|
|
SIZE = `MAX_SIZE,
|
|
MASK = `MAX_SIZE'b0)
|
|
|
|
(/*AUTOARG*/
|
|
// Inputs
|
|
clk
|
|
);
|
|
|
|
input clk;
|
|
|
|
// Generate blocks that rely on short-circuiting of the logic to avoid errors.
|
|
generate
|
|
genvar g;
|
|
|
|
for (g = 0; g < `MAX_SIZE; g = g + 1) begin
|
|
if ((g < SIZE) && MASK[g]) begin
|
|
always @(posedge clk) begin
|
|
`ifdef TEST_VERBOSE
|
|
$write ("Logical AND generate if MASK [%1d] = %d\n", g, MASK[g]);
|
|
`endif
|
|
if (g >= SIZE) begin
|
|
$stop;
|
|
end
|
|
end
|
|
end
|
|
end
|
|
endgenerate
|
|
|
|
generate
|
|
for (g = 0; g < `MAX_SIZE; g = g + 1) begin
|
|
if (!((g >= SIZE) || ~MASK[g])) begin
|
|
always @(posedge clk) begin
|
|
`ifdef TEST_VERBOSE
|
|
$write ("Logical OR generate if MASK [%1d] = %d\n", g, MASK[g]);
|
|
`endif
|
|
if (g >= SIZE) begin
|
|
$stop;
|
|
end
|
|
end
|
|
end
|
|
end
|
|
endgenerate
|
|
|
|
generate
|
|
for (g = 0; g < `MAX_SIZE; g = g + 1) begin
|
|
if (!((g < SIZE) -> ~MASK[g])) begin
|
|
always @(posedge clk) begin
|
|
`ifdef TEST_VERBOSE
|
|
$write ("Logical infer generate if MASK [%1d] = %d\n", g, MASK[g]);
|
|
`endif
|
|
if (g >= SIZE) begin
|
|
$stop;
|
|
end
|
|
end
|
|
end
|
|
end
|
|
endgenerate
|
|
|
|
generate
|
|
for (g = 0; g < `MAX_SIZE; g = g + 1) begin
|
|
if ( g < SIZE ? MASK[g] : 1'b0) begin
|
|
always @(posedge clk) begin
|
|
`ifdef TEST_VERBOSE
|
|
$write ("Conditional generate if MASK [%1d] = %d\n", g, MASK[g]);
|
|
`endif
|
|
if (g >= SIZE) begin
|
|
$stop;
|
|
end
|
|
end
|
|
end
|
|
end
|
|
endgenerate
|
|
|
|
// The other way round
|
|
generate
|
|
for (g = 0; g < `MAX_SIZE; g = g + 1) begin
|
|
if ( g >= SIZE ? 1'b0 : MASK[g]) begin
|
|
always @(posedge clk) begin
|
|
`ifdef TEST_VERBOSE
|
|
$write ("Conditional generate if MASK [%1d] = %d\n", g, MASK[g]);
|
|
`endif
|
|
if (g >= SIZE) begin
|
|
$stop;
|
|
end
|
|
end
|
|
end
|
|
end
|
|
endgenerate
|
|
|
|
endmodule
|