verilator/test_regress/t/t_force_subnet.v

51 lines
1.3 KiB
Systemverilog
Raw Normal View History

2021-12-31 20:17:16 +00:00
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2021 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0
`define stop $stop
`define checkh(gotv,expv) do if ((gotv) !== (expv)) begin $write("%%Error: %s:%0d: got='h%x exp='h%x\n", `__FILE__,`__LINE__, (gotv), (expv)); `stop; end while(0)
module t(/*AUTOARG*/
// Inputs
clk
);
input clk;
integer cyc = 0;
2022-01-01 17:24:19 +00:00
logic [7:0] subnet;
2021-12-31 20:17:16 +00:00
sub1 sub1(.*);
// Test loop
always @ (posedge clk) begin
cyc <= cyc + 1;
if (cyc == 10) begin
`checkh(subnet, 8'h11);
2022-01-01 17:24:19 +00:00
force sub1.subnet = 8'h01; // sub1.subnet same as subnet
2021-12-31 20:17:16 +00:00
end
else if (cyc == 11) begin
2022-01-01 17:24:19 +00:00
`checkh(subnet, 8'h01);
2021-12-31 20:17:16 +00:00
force subnet = 8'h10; // sub1.subnet same as subnet
end
else if (cyc == 12) begin
`checkh(subnet, 8'h10);
release subnet; // sub1.subnet same as subnet
end
else if (cyc == 13) begin
`checkh(subnet, 8'h11);
end
//
else if (cyc == 99) begin
$write("*-* All Finished *-*\n");
$finish;
end
end
endmodule
2022-01-01 17:24:19 +00:00
module sub1(output logic [7:0] subnet);
assign subnet = 8'h11;
2021-12-31 20:17:16 +00:00
endmodule